Advanced multi bus architecture with three independent 16 bit data storage buses and one program storage bus
40 bit arithmetic logic unit (ALU), including a 40 bit bucket shifter and two independent 40 bit accumulators
17 × 17 bit parallel multiplier coupled with 40 bit dedicated adder
Single cycle product/accumulate (MAC) operation for non pipeline applications
Comparison, Selection, and Storage Units (CSSU) for the accumulation/comparison selection of Viterbi operators
In one cycle, the index encoder is used to calculate the index value of a 40 bit accumulator
Two address generators with eight auxiliary registers and two auxiliary register arithmetic units (ARAUs)
A data bus with bus hold function
Extended addressing mode with 1M x 16 bit maximum addressable external program space
4K × 16 bit on-chip ROM (Read Only Memory)
16K x 16 bit dual access on-chip RAM (random access memory)
Single instruction repeat and block repeat operation program code
Block memory move instructions for efficient programming and data management
Instructions with 32-bit word operands
Instructions with 2/3 operands read
Chiplon introduced the digital signal processor DSP for industrial applications,CLM320VC5402 is an advanced multi-bus architecture, with three independent 16-bit data storage bus and one program storage bus 16-bit fixed-point digital signal processor. Direct Pin-to-pin replacement of international similar products, without changing the circuit board or system software, to achieve full replacement compatibility.Chiplon Microelectronics has developed its own testing plan to ensure that the factory products meet or even exceed the original specifications, supporting industrial grade (-40 ℃~100 ℃) operating temperatures.
Advanced multi bus architecture with three independent 16 bit data storage buses and one program storage bus
40 bit arithmetic logic unit (ALU), including a 40 bit bucket shifter and two independent 40 bit accumulators
17 × 17 bit parallel multiplier coupled with 40 bit dedicated adder
Single cycle product/accumulate (MAC) operation for non pipeline applications
Comparison, Selection, and Storage Units (CSSU) for the accumulation/comparison selection of Viterbi operators
In one cycle, the index encoder is used to calculate the index value of a 40 bit accumulator
Two address generators with eight auxiliary registers and two auxiliary register arithmetic units (ARAUs)
A data bus with bus hold function
Extended addressing mode with 1M x 16 bit maximum addressable external program space
4K × 16 bit on-chip ROM (Read Only Memory)
16K x 16 bit dual access on-chip RAM (random access memory)
Single instruction repeat and block repeat operation program code
Block memory move instructions for efficient programming and data management
Instructions with 32-bit word operands
Instructions with 2/3 operands read
Smart speaker
Thermostat
Digital stethoscope
Land Mobile Radio
Visual doorbell